# 6-channel switching regulator controller BA9736KV

The BA9736KV is a 6-channel controller that includes all of the circuits required to construct a switching regulator. The circuits on the chip include a triangular-wave generator, a reference voltage circuit, an error amplifier, a PWM comparator, a pseudo-totem-pole driver, and a variety of protection circuits.

## Applications

VCR / cameras, digital still cameras, and other portable equipment

#### Features

- The totem-pole driver can directly drive power transistors, and the on current can be set to the rating current using an external resistor.
- 2) Miss-operation prevention circuit for low-voltage input.
- Output cutoff circuit (timer latch type) for overload protection.
- 4) Channels 1 and 4 employ FETs, and have totem-pole drivers that rectify synchronously with a chopper. The duty offset of the chopper can be adjusted externally.
- 5) For channel control, by making STB low level, all channels go off, and by making STB3 low level, channel 3 can be switched off independently.
- Soft start is applied to all channels using an external capacitor, and is synchronized with the rising edges of STB and STB3.
- 7) VQFP64 package (0.5mm pitch).

# ● Absolute maximum ratings (Ta = 25°C)

| Parameter                | Symbol | Limits           | Unit |
|--------------------------|--------|------------------|------|
| Power supply voltage     | Vcc    | 13.5             | ٧    |
| Output current           | Іоит   | 100              | mA   |
| Dower discipation        | Pd     | 750*1            | mW   |
| Power dissipation        | Pa     | 1000*2           | mW   |
| Operating temperature    | Topr   | <b>−25~+85</b>   | C    |
| Storage temperature Tstg |        | <b>−55∼</b> +125 | °C   |

<sup>\*1</sup> Reduced by 7.5mW for each increase in Ta of 1°C over 25°C(stand alone).

#### $\bullet$ Recommended operating conditions (Ta = 25°C)

| Parameter                          | Symbol | Min. | Тур. | Max.  | Unit |
|------------------------------------|--------|------|------|-------|------|
| Power supply voltage               | Vcc    | 2.8  | _    | 13.5  | ٧    |
| OSC timing resistor                | Rт     | 12   | _    | _     | kΩ   |
| OSC timing capacitor               | Ст     | 100  | _    | 10000 | pF   |
| OSC oscillator frequency           | fosc   | 10   | _    | 800   | kHz  |
| Output current setting resistor    | RBIAS  | 3.3  | 10   | 33    | kΩ   |
| Off-peak current setting capacitor | Coff   | 100  | _    | _     | pF   |

<sup>\*2</sup> When mounted on a 70mm  $\times$  70mm  $\times$  1.6mm PC board.

# Block diagram



# Pin descriptions

| Pin No.                | Pin name              | Function                                                  |
|------------------------|-----------------------|-----------------------------------------------------------|
| 1, 5, 45, 49, 55, 58   | CAPL 5, 6, 1, 2, 3, 4 | L connection for off transistor current-setting capacitor |
| 2, 6, 44, 48, 54, 59   | CAPH 5, 6, 1, 2, 3, 4 | H connection for off transistor current-setting capacitor |
| 3, 7, 42, 47, 52, 62   | BIAS 5, 6, 1, 2, 3, 4 | Output current setting                                    |
| 4, 46, 50, 56, 57, 64  | OUT 6, 1, 2, 3, 4, 5  | Power transistor base connection                          |
| 9, 14, 18, 34, 35, 41  | SCP 6, 5, 4, 3, 2, 1  | Output voltage monitor for ch1 to ch6 protection          |
| 11, 16, 19, 33, 37, 40 | INV6, 5, 4, 3, 2, 1   | Inverting input for error amplifier                       |
| 12, 17, 20, 32, 36, 39 | FB 6, 5, 4, 3, 2, 1   | Error amplifier output                                    |
| 13                     | COMP                  | Timer latch external trigger input                        |
| 21                     | Rτ                    | Connection for resistor for triangular-wave timing        |
| 22                     | Ст                    | Connection for capacitor for triangular-wave timing       |
| 23                     | SCP                   | Connection for capacitor for setting timing latch delay   |
| 24                     | DUTY                  | MOSFET duty control                                       |
| 25                     | GND                   | Ground                                                    |
| 26                     | SOFT                  | Connection for capacitor for setting soft start           |
| 27                     | Vref                  | Reference voltage output                                  |
| 28                     | Vcc                   | Power supply input                                        |
| 29                     | STB3                  | Channel 3 on / off switch                                 |
| 30                     | STB                   | All channel on / off switches                             |
| 8, 31                  | DTC 2, 3              | Dead time control                                         |
| 38, 60                 | GATE1, 4              | MOSFET gate connection                                    |
| 43                     | Vcc13                 | Power supply input for channels 1 and 3 output stages     |
| 51                     | Vcc24                 | Power supply input for channels 2 and 4 output stages     |
| 63                     | Vcc56                 | Power supply input for channels 5 and 6 output stages     |
| 53                     | GND123                | Ground connection for channels 1, 2, and 3 output stages  |
| 61                     | GND456                | Ground connection for channels 4, 5, and 6 output stages  |
| 10, 15                 | NON6, 5               | Non-inverting input for error amplifier                   |

●Electrical characteristics (unless otherwise noted, Ta = 25°C, Vcc = 7.2V, fosc = 700kHz and output voltage off)

| Parameter                             | Symbol           | Min.             | Тур.           | Max.             | Unit | Conditions                               | Measurement<br>circuit |
|---------------------------------------|------------------|------------------|----------------|------------------|------|------------------------------------------|------------------------|
| Standby current                       | İst              | _                | 70             | 120              | μΑ   | STB=0V                                   | Fig.1                  |
| Circuit current                       | l <sub>cc</sub>  | _                | 7.5            | 10.2             | mA   | Rτ=47kΩ                                  | Fig.1                  |
| $\langle Reference \ voltage \rangle$ |                  |                  |                |                  |      |                                          |                        |
| Output voltage                        | Vref             | 1.485            | 1.5            | 1.515            | ٧    | Iref=-1mA                                | Fig.1                  |
| Line regulation                       | DVu              | _                | 2.0            | 12.5             | mV   | Vcc=2.8V~13V, Iref=−1mA                  | Fig.1                  |
| Load regulation                       | DVLo             | _                | 1.0            | 7.5              | mV   | Iref=-0.1m~-1mA                          | Fig.1                  |
| Short-circuit output current          | los              | -4               | -20            | _                | mA   | Vref=0V                                  | Fig.1                  |
| 〈Low-voltage input monitor〉           |                  |                  |                |                  |      |                                          |                        |
| Threshold voltage 1                   | V <sub>UV1</sub> | _                | 2.40           | 2.50             | ٧    | ON STATE                                 | Fig.3                  |
| Threshold voltage 2                   | V <sub>UV2</sub> | 1.90             | 2.30           | _                | ٧    | OFF STATE                                | Fig.3                  |
| Hysteresis width                      | VHYS             | 0.05             | 0.1            | 0.6              | ٧    | _                                        | Fig.3                  |
| ⟨Overload cutoff⟩                     |                  |                  |                |                  |      |                                          |                        |
| Channel 1 threshold                   | Vsc <sub>1</sub> | 1.47             | 1.50           | 1.53             | ٧    | Including reference voltage (Vref) error | Fig.2                  |
| Channel 2 threshold                   | Vsc2             | 1.47             | 1.50           | 1.53             | ٧    | Including reference voltage (Vref) error | Fig.2                  |
| Channel 3 threshold                   | Vscs             | 1.47             | 1.50           | 1.53             | ٧    | Including reference voltage (Vref) error | Fig.2                  |
| Channel 4 threshold                   | V <sub>SC4</sub> | 1.47             | 1.50           | 1.53             | ٧    | Including reference voltage (Vref) error | Fig.2                  |
| Channel 5 threshold                   | Vscs             | NONX             | NON            | NONX             |      |                                          |                        |
| Channel 6 threshold                   | Vsc6             | 2.85/10<br>-0.07 | ×3/10<br>-0.05 | 3.15/10<br>-0.03 | V    | _                                        | Fig.2                  |
| ⟨Protection circuit⟩                  |                  |                  |                | •                |      |                                          |                        |
| Input threshold                       | Vtsc             | 1.42             | 1.50           | 1.58             | ٧    | _                                        | Fig.2                  |
| Standby voltage                       | Vssc             | _                | 10             | 30               | mV   | _                                        | Fig.2                  |
| Input source current                  | Isce             | -4.0             | -2.5           | -1.0             | μΑ   | _                                        | Fig.2                  |
| ⟨STB⟩                                 | •                |                  |                |                  |      |                                          |                        |
| Input bias current                    | Isт              | _                | 190            | _                | μΑ   | STB=5V                                   | Fig.1                  |
| Threshold voltage                     | Vsтв             | 0.4              | _              | 2.0              | ٧    | _                                        | Fig.1                  |
| ⟨STB3⟩                                |                  |                  |                |                  |      |                                          |                        |
| Input bias current                    | Іѕтз             | _                | 95             | _                | μΑ   | STB3=5V                                  | Fig.1                  |
| Threshold voltage                     | Vsтвз            | 0.4              | _              | 2.0              | ٧    | _                                        | Fig.1                  |
| ⟨SCP trigger⟩                         |                  |                  |                |                  |      |                                          |                        |
| Input bias current                    | Івт              | _                | -0.4           | 2.0              | μΑ   | COMP=1V                                  | _                      |
| Threshold voltage                     | VTT              | 1.45             | 1.5            | 1.55             | ٧    | _                                        | _                      |

ONot designed for radiation resistance.

| Parameter                                              | Symbol            | Min.         | Тур. | Max.        | Unit | Conditions                                  | Measuremen<br>circuit |
|--------------------------------------------------------|-------------------|--------------|------|-------------|------|---------------------------------------------|-----------------------|
| $\langle \text{Triangular wave oscillator} \rangle$    |                   |              |      |             |      |                                             |                       |
| Oscillation frequency                                  | fosc <sub>1</sub> | 385          | 430  | 475         | kHz  | Rτ=47kΩ, Cτ=100pF                           | Fig.1                 |
| Coomation requestoy                                    | fosc2             | 630          | 700  | 770         | kHz  | R <sub>T</sub> =27kΩ, C <sub>T</sub> =100pF | Fig.1                 |
| Frequency deviation                                    | Df                | _            | 1    | 5           | %    | Vcc=2.8→13V                                 | Fig.1                 |
| Upper limit voltage for the triangular wave            | VCMA              | 1.35         | 1.50 | 1.65        | V    | _                                           | Fig.1                 |
| Lower limit voltage for the triangular wave            | Vсмі              | 0.93         | 1.08 | 1.23        | V    | _                                           | Fig.1                 |
| ⟨Error amplifier⟩                                      |                   |              |      |             |      |                                             |                       |
| Channel 1 output setting voltage                       | <b>V</b> 01       | 1.47         | 1.5  | 1.53        | V    | Including reference voltage (Vref) error    | Fig.2                 |
| Channel 2 output setting voltage                       | V <sub>O2</sub>   | 1.47         | 1.5  | 1.53        | V    | Including reference voltage (Vref) error    | Fig.2                 |
| Channel 3 output setting voltage                       | Voз               | 1.47         | 1.5  | 1.53        | V    | Including reference voltage (Vref) error    | Fig.2                 |
| Channel 4 output setting voltage                       | V <sub>04</sub>   | 1.47         | 1.5  | 1.53        | V    | Including reference voltage (Vref) error    | Fig.2                 |
| Non-inverting input voltage range for channels 5 and 6 | V <sub>N56</sub>  | 0            | _    | Vcc<br>-1.7 | V    | NON5, 6                                     | Fig.2                 |
| Inverting input voltage range for channels 5 and 6     | V <sub>156</sub>  | 0            | _    | Vcc<br>-1.7 | ٧    | INV5, 6                                     | Fig.2                 |
| Channel 5 and channel 6 input offset voltage           | Voss<br>Voss      | <b>—15</b>   | _    | 15          | mV   | _                                           | _                     |
| Output low level voltage                               | Vol               | _            | _    | 0.2         | V    | _                                           | Fig.2                 |
| Output high level voltage                              | Vон               | Vref<br>-0.1 | _    | _           | v    | -                                           | Fig.2                 |
| ⟨PWM comparator⟩                                       |                   |              |      |             |      |                                             |                       |
| DTC input current                                      | Іот               | _            | -0.4 | -6.0        | μΑ   | DTC2, 3=0.5V                                | Fig.4                 |
| 0% DUTY threshold                                      | Vto               | 0.53         | 0.63 | 0.73        | V    | _                                           | Fig.4                 |
| 100% DUTY threshold                                    | V <sub>t100</sub> | 1.22         | 1.32 | 1.42        | V    | _                                           | Fig.4                 |
| ⟨Soft start⟩                                           |                   |              |      |             |      |                                             | '                     |
| Input source current                                   | Iso               | -1           | -2.5 | -4          | μΑ   | STB3=3V, SOFT=1V                            | Fig.1                 |
| 〈MOS DUTY control〉                                     |                   |              |      | ı           |      |                                             | -                     |
| ON DUTY1                                               | D <sub>1</sub>    | _            | 20   | _           | %    | VFB1, 4=1V, RD=5kΩ                          | Fig.4                 |
| ON DUTY2                                               | D <sub>2</sub>    | _            | 40   | _           | %    | VFB1, 4=1V, RD=25kΩ                         | Fig.4                 |
| 〈Output stage〉                                         |                   |              | 1    | 1           | 1    | ı                                           |                       |
| Output sink current                                    | <b>l</b> ouт      | 4.3          | 5.8  | 7.3         | mA   | RB=10kΩ                                     | Fig.3                 |
| MOS gate sink current                                  | Igsi              | _            | 40   | _           | mA   | GATE1, 4=1V                                 | Fig.3                 |
| MOS gate sink current                                  | Igso              | _            | -140 | _           | mA   | GATE1, 4=2V                                 | Fig.3                 |
| MOS gate high level output                             | Vон               | 3.5          | 4.0  | _           | V    | _                                           | Fig.3                 |
| MOS gate low level output                              | VgL               | _            | 0.1  | 0.3         | V    | _                                           | Fig.3                 |

ONot designed for radiation resistance.

Recommended maximum oscillator frequency (Ta=25°C), fMax.=800kHz.









Fig.3



# Operation notes

- (1) Set the dead-time input voltage to 0.73V or more.
- (2) Use short and wide wiring tracks for the power supply and ground to keep the mutual impedance as small as possible, and use inductors and capacitors to keep ripple to a minimum.
- (3) Set RDUTY so that the drive stage and the MOS drive stage for the synchronous rectifier channel are not on at the same time.
- (4) If you are not using the external trigger input (pin 13) for overload output cutoff, pull it up to Vcc (pin 28).

(5) Great care has been paid to the quality of this component. However, if the absolute maximum ratings for temperature and applied voltage are exceeded, the IC may be destroyed. Since it is not possible to predict whether it will be in short mode or open mode if the IC is destroyed, if there is a chance that the maximum ratings of the IC will be exceeded, use appropriate physical protective measures (fuses etc.).

# External dimensions (Units: mm)

